Datasheet Texas Instruments ADS5522 — Datenblatt
Hersteller | Texas Instruments |
Serie | ADS5522 |
12-Bit-80-MSPS-Analog-Digital-Wandler (ADC)
Datenblätter
12-Bit, 80MSPS Analog-to-Digital Converter datasheet
PDF, 1.3 Mb, Revision: C, Datei veröffentlicht: Feb 8, 2007
Auszug aus dem Dokument
Preise
Status
ADS5522IPAP | |
---|---|
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | No |
Verpackung
ADS5522IPAP | |
---|---|
N | 1 |
Pin | 64 |
Package Type | PAP |
Industry STD Term | HTQFP |
JEDEC Code | S-PQFP-G |
Package QTY | 160 |
Carrier | JEDEC TRAY (10+1) |
Device Marking | ADS5522I |
Width (mm) | 10 |
Length (mm) | 10 |
Thickness (mm) | 1 |
Pitch (mm) | .5 |
Max Height (mm) | 1.2 |
Mechanical Data | Herunterladen |
Parameter
Parameters / Models | ADS5522IPAP |
---|---|
# Input Channels | 1 |
Analog Input BW, MHz | 750 |
Architecture | Pipeline |
DNL(Max), +/-LSB | 0.25 |
DNL(Typ), +/-LSB | 0.25 |
ENOB, Bits | 11.4 |
INL(Max), +/-LSB | 0.55 |
INL(Typ), +/-LSB | 0.55 |
Input Buffer | No |
Input Range, Vp-p | 2.3 |
Interface | Parallel CMOS |
Operating Temperature Range, C | -40 to 85 |
Package Group | HTQFP |
Package Size: mm2:W x L, PKG | 64HTQFP: 144 mm2: 12 x 12(HTQFP) |
Power Consumption(Typ), mW | 660 |
Rating | Catalog |
Reference Mode | Int |
Resolution, Bits | 12 |
SFDR, dB | 84 |
SINAD, dB | 69.9 |
SNR, dB | 70.2 |
Sample Rate(Max), MSPS | 80 |
Öko-Plan
ADS5522IPAP | |
---|---|
RoHS | Compliant |
Anwendungshinweise
- Clocking High-Speed Data ConvertersPDF, 310 Kb, Datei veröffentlicht: Jan 18, 2005
- CDCE62005 as Clock Solution for High-Speed ADCsPDF, 805 Kb, Datei veröffentlicht: Sep 4, 2008
TI has introduced a family of devices well-suited to meet the demands for high-speed ADC devices such as the ADS5527 which is capable of sampling up to 210 MSPS. To realize the full potential of these high-performance products it is imperative to provide a low phase noise clock source. The CDCE62005 clock synthesizer chip offers a real-world clocking solution to meet these stringent requirements - Design Considerations for Avoiding Timing Errors during High-Speed ADC, LVDS Dat (Rev. A)PDF, 2.0 Mb, Revision: A, Datei veröffentlicht: May 22, 2015
- Why Use Oversampling when Undersampling Can Do the Job? (Rev. A)PDF, 1.2 Mb, Revision: A, Datei veröffentlicht: Jul 19, 2013
- Smart Selection of ADC/DAC Enables Better Design of Software-Defined RadioPDF, 376 Kb, Datei veröffentlicht: Apr 28, 2009
This application report explains different aspects of selecting analog-to-digital and digital-to-analog data converters for Software-Defined Radio (SDR) applications. It also explains how ADS61xx ADCs and the DAC5688 from Texas Instruments fit properly for SDR designs. - Driving High-Speed ADCs: Circuit Topologies and System-Level Parameters (Rev. A)PDF, 327 Kb, Revision: A, Datei veröffentlicht: Sep 10, 2010
This application report discusses the performance-related aspects of passive and active interfaces at the analog input of high-speed pipeline analog-to-digital converters (ADCs). The report simplifies the many possibilities into two main categories: passive and active interface circuits. The first section of the report gives an overview of equivalent models of buffered and unbuffered ADC input cir - Phase Noise Performance and Jitter Cleaning Ability of CDCE72010PDF, 2.3 Mb, Datei veröffentlicht: Jun 2, 2008
This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig - CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital ConvertersPDF, 424 Kb, Datei veröffentlicht: Jun 8, 2008
Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers - Principles of Data Acquisition and Conversion (Rev. A)PDF, 132 Kb, Revision: A, Datei veröffentlicht: Apr 16, 2015
- A Glossary of Analog-to-Digital Specifications and Performance Characteristics (Rev. B)PDF, 425 Kb, Revision: B, Datei veröffentlicht: Oct 9, 2011
This glossary is a collection of the definitions of Texas Instruments' Delta-Sigma (О”ОЈ), successive approximation register (SAR), and pipeline analog-to-digital (A/D) converter specifications and performance characteristics. Although there is a considerable amount of detail in this document, the product data sheet for a particular product specification is the best and final reference. - Analog-to-Digital Converter Grounding Practices Affect System Performance (Rev. A)PDF, 69 Kb, Revision: A, Datei veröffentlicht: May 18, 2015
Modellreihe
Serie: ADS5522 (1)
Herstellerklassifikation
- Semiconductors> Data Converters> Analog-to-Digital Converters (ADCs)> High Speed ADCs (>10MSPS)