Datasheet Texas Instruments SN74S112AD — Datenblatt

HerstellerTexas Instruments
SerieSN74S112A
ArtikelnummerSN74S112AD
Datasheet Texas Instruments SN74S112AD

Dual JK Negative-Edge-Triggered Flip-Flops mit klarem und voreingestelltem 16-SOIC 0 bis 70

Datenblätter

Dual J-K Negative-Edge-Triggered Flip-Flops With Preset And Clear datasheet
PDF, 1.3 Mb, Datei veröffentlicht: Mar 1, 1988
Auszug aus dem Dokument

Preise

Status

Lifecycle StatusObsolete (Manufacturer has discontinued the production of the device)
Manufacture's Sample AvailabilityNo

Verpackung

Pin16
Package TypeD
Industry STD TermSOIC
JEDEC CodeR-PDSO-G
Width (mm)3.91
Length (mm)9.9
Thickness (mm)1.58
Pitch (mm)1.27
Max Height (mm)1.75
Mechanical DataHerunterladen

Parameter

Approx. Price (US$)0.82 | 1ku
Bits(#)2
F @ Nom Voltage(Max)(Mhz)50
ICC @ Nom Voltage(Max)(mA)6
Input TypeTTL
Output Drive (IOL/IOH)(Max)(mA)-1/20
Output TypeTTL
Package GroupSOIC
Package Size: mm2:W x L (PKG)See datasheet (PDIP)
RatingCatalog
Schmitt TriggerNo
Technology FamilyS
VCC(Max)(V)5.25
VCC(Min)(V)4.75
Voltage(Nom)(V)5
tpd @ Nom Voltage(Max)(ns)20

Öko-Plan

RoHSNot Compliant
Pb FreeNo

Modellreihe

Serie: SN74S112A (3)

Herstellerklassifikation

  • Semiconductors > Logic > Flip-Flop/Latch/Register > J-K Flip-Flop