Datasheet Texas Instruments SN74LVTH652DBLE — Datenblatt
Hersteller | Texas Instruments |
Serie | SN74LVTH652 |
Artikelnummer | SN74LVTH652DBLE |
3,3-V-ABT-Oktalbus-Transceiver und -Register mit 3-Zustands-Ausgängen 24-SSOP -40 bis 85
Datenblätter
SN54LVTH652, SN74LVTH652 datasheet
PDF, 868 Kb, Revision: F, Datei veröffentlicht: Oct 13, 2003
Auszug aus dem Dokument
Preise
Status
Lifecycle Status | Obsolete (Manufacturer has discontinued the production of the device) |
Manufacture's Sample Availability | No |
Verpackung
Pin | 24 |
Package Type | DB |
Industry STD Term | SSOP |
JEDEC Code | R-PDSO-G |
Width (mm) | 5.3 |
Length (mm) | 8.2 |
Thickness (mm) | 1.95 |
Pitch (mm) | .65 |
Max Height (mm) | 2 |
Mechanical Data | Herunterladen |
Parameter
Approx. Price (US$) | 0.88 | 1ku |
Bits(#) | 8 |
F @ Nom Voltage(Max)(Mhz) | 160 |
ICC @ Nom Voltage(Max)(mA) | 0.005 |
Input Type | TTL/CMOS |
Operating Temperature Range(C) | -40 to 85 |
Output Drive (IOL/IOH)(Max)(mA) | -32/64 |
Output Type | LVTTL |
Package Group | SOIC TSSOP TVSOP |
Package Size: mm2:W x L (PKG) | 24TVSOP: 32 mm2: 6.4 x 5(TVSOP) 24TSSOP: 50 mm2: 6.4 x 7.8(TSSOP) 24SOIC: 160 mm2: 10.3 x 15.5(SOIC) |
Rating | Catalog |
Schmitt Trigger | No |
Technology Family | LVT |
VCC(Max)(V) | 3.6 |
VCC(Min)(V) | 2.7 |
Voltage(Nom)(V) | 3.3 |
tpd @ Nom Voltage(Max)(ns) | 4.7 |
Öko-Plan
RoHS | Not Compliant |
Pb Free | No |
Anwendungshinweise
- LVT Family Characteristics (Rev. A)PDF, 98 Kb, Revision: A, Datei veröffentlicht: Mar 1, 1998
To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti - LVT-to-LVTH ConversionPDF, 84 Kb, Datei veröffentlicht: Dec 8, 1998
Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed. - Bus-Hold CircuitPDF, 418 Kb, Datei veröffentlicht: Feb 5, 2001
When designing systems that include CMOS devices, designers must pay special attention to the operating condition in which all of the bus drivers are in an inactive, high-impedance condition (3-state). Unless special measures are taken, this condition can lead to undefined levels and, thus, to a significant increase in the device?s power dissipation. In extreme cases, this leads to oscillation of
Modellreihe
Serie: SN74LVTH652 (5)
- SN74LVTH652DBLE SN74LVTH652DW SN74LVTH652PW SN74LVTH652PWLE SN74LVTH652PWR
Herstellerklassifikation
- Semiconductors > Logic > Buffer/Driver/Transceiver > Registered Transceiver