Datasheet Texas Instruments ADS8328IBPWG4 — Datenblatt
Hersteller | Texas Instruments |
Serie | ADS8328 |
Artikelnummer | ADS8328IBPWG4 |
2,7 V ~ 5,5 V, serieller 16-Bit-ADKS mit 500 ksPS und 2-zu-1-MUX 16-TSSOP -40 bis 85
Datenblätter
Low Power, 16-Bit, 500-kHz, Single/Dual Unipolar Input, ADC w/Serial I/F datasheet
PDF, 1.8 Mb, Revision: E, Datei veröffentlicht: Jan 27, 2011
Auszug aus dem Dokument
Preise
Status
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | No |
Verpackung
Pin | 16 | 16 | 16 |
Package Type | PW | PW | PW |
Industry STD Term | TSSOP | TSSOP | TSSOP |
JEDEC Code | R-PDSO-G | R-PDSO-G | R-PDSO-G |
Package QTY | 90 | 90 | 90 |
Carrier | TUBE | TUBE | TUBE |
Device Marking | ADS | B | 8328I A |
Width (mm) | 4.4 | 4.4 | 4.4 |
Length (mm) | 5 | 5 | 5 |
Thickness (mm) | 1 | 1 | 1 |
Pitch (mm) | .65 | .65 | .65 |
Max Height (mm) | 1.2 | 1.2 | 1.2 |
Mechanical Data | Herunterladen | Herunterladen | Herunterladen |
Parameter
# Input Channels | 2 |
Analog Voltage AVDD(Max) | 5.5 V |
Analog Voltage AVDD(Min) | 2.7 V |
Architecture | SAR |
Digital Supply(Max) | 5.5 V |
Digital Supply(Min) | 1.65 V |
INL(Max) | 2 +/-LSB |
Input Range(Max) | 5.5 V |
Input Type | Differential,Single-Ended |
Integrated Features | Daisy-Chainable,Oscillator |
Interface | SPI |
Multi-Channel Configuration | Multiplexed |
Operating Temperature Range | -40 to 85 C |
Package Group | TSSOP |
Package Size: mm2:W x L | 16TSSOP: 32 mm2: 6.4 x 5(TSSOP) PKG |
Power Consumption(Typ) | 10.6 mW |
Rating | Catalog |
Reference Mode | Ext |
Resolution | 16 Bits |
SINAD | 91 dB |
SNR | 91 dB |
Sample Rate (max) | 500kSPS SPS |
Sample Rate(Max) | 0.5 MSPS |
THD(Typ) | -98 dB |
Öko-Plan
RoHS | Compliant |
Anwendungshinweise
- Determining Minimum Acquisition Times for SAR ADCs, part 1 (Rev. A)PDF, 227 Kb, Revision: A, Datei veröffentlicht: Nov 10, 2010
This application report analyzes a simple method for calculating minimum acquisition times for successive-approximation register analog-to-digital converters (SAR ADCs). The input structure of the ADC is examined along with the driving circuit. The voltage on the sampling capacitor is then determined for the case when a step function is applied to the input of the driving circuit. Three different - Determining Minimum Acquisition Times for SAR ADCs, part 2PDF, 215 Kb, Datei veröffentlicht: Mar 17, 2011
The input structure circuit of a successive-approximation register analog-to-digital converter (SAR ADC) incombination with the driving circuit forms a transfer function that can be used to determine minimum acquisition times for different types of applied input signals. This application report, which builds on Determining Minimum Acquisition Times for SAR ADCs When a Step Function is Applied to - Analog-to-Digital Converter Grounding Practices Affect System Performance (Rev. A)PDF, 69 Kb, Revision: A, Datei veröffentlicht: May 18, 2015
- A Glossary of Analog-to-Digital Specifications and Performance Characteristics (Rev. B)PDF, 425 Kb, Revision: B, Datei veröffentlicht: Oct 9, 2011
This glossary is a collection of the definitions of Texas Instruments' Delta-Sigma (О”ОЈ), successive approximation register (SAR), and pipeline analog-to-digital (A/D) converter specifications and performance characteristics. Although there is a considerable amount of detail in this document, the product data sheet for a particular product specification is the best and final reference. - Principles of Data Acquisition and Conversion (Rev. A)PDF, 132 Kb, Revision: A, Datei veröffentlicht: Apr 16, 2015
Modellreihe
Serie: ADS8328 (7)
- ADS8328IBPW ADS8328IBPWG4 ADS8328IBRSAT ADS8328IPW ADS8328IPWG4 ADS8328IPWR ADS8328IRSAT
Herstellerklassifikation
- Semiconductors > Data Converters > Analog-to-Digital Converters (ADCs) > Precision ADCs (<=10MSPS)