Datasheet Texas Instruments SN74LVTH240GQNR — Datenblatt
Hersteller | Texas Instruments |
Serie | SN74LVTH240 |
Artikelnummer | SN74LVTH240GQNR |
Datenblätter
SN54LVTH240, SN74LVTH240 datasheet
PDF, 1.3 Mb, Revision: K, Datei veröffentlicht: Sep 11, 2003
Auszug aus dem Dokument
Preise
Status
Lifecycle Status | Obsolete (Manufacturer has discontinued the production of the device) |
Manufacture's Sample Availability | No |
Verpackung
Pin | 20 |
Package Type | GQN |
Industry STD Term | BGA MICROSTAR JUNIOR |
JEDEC Code | R-PBGA-N |
Device Marking | LXH240 |
Width (mm) | 3 |
Length (mm) | 4 |
Thickness (mm) | .75 |
Pitch (mm) | .65 |
Max Height (mm) | 1 |
Mechanical Data | Herunterladen |
Ersatz
Replacement | SN74LVTH240ZQNR |
Replacement Code | P |
Parameter
Approx. Price (US$) | 0.31 | 1ku |
Bits(#) | 8 |
F @ Nom Voltage(Max)(Mhz) | 160 |
ICC @ Nom Voltage(Max)(mA) | 0.005 |
Input Type | CMOS TTL |
Operating Temperature Range(C) | -40 to 85 |
Output Drive (IOL/IOH)(Max)(mA) | -32/64 |
Output Type | CMOS |
Package Group | SO SOIC SSOP TSSOP |
Package Size: mm2:W x L (PKG) | 20TSSOP: 42 mm2: 6.4 x 6.5(TSSOP) 20SSOP: 56 mm2: 7.8 x 7.2(SSOP) 20SO: 98 mm2: 7.8 x 12.6(SO) 20SOIC: 132 mm2: 10.3 x 12.8(SOIC) |
Rating | Catalog |
Schmitt Trigger | No |
Technology Family | LVT |
VCC(Max)(V) | 3.6 |
VCC(Min)(V) | 2.7 |
Voltage(Nom)(V) | 3.3 |
tpd @ Nom Voltage(Max)(ns) | 4.6 |
Öko-Plan
RoHS | Not Compliant |
Pb Free | No |
Anwendungshinweise
- LVT Family Characteristics (Rev. A)PDF, 98 Kb, Revision: A, Datei veröffentlicht: Mar 1, 1998
To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti - LVT-to-LVTH ConversionPDF, 84 Kb, Datei veröffentlicht: Dec 8, 1998
Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed. - Bus-Hold CircuitPDF, 418 Kb, Datei veröffentlicht: Feb 5, 2001
When designing systems that include CMOS devices, designers must pay special attention to the operating condition in which all of the bus drivers are in an inactive, high-impedance condition (3-state). Unless special measures are taken, this condition can lead to undefined levels and, thus, to a significant increase in the device?s power dissipation. In extreme cases, this leads to oscillation of
Modellreihe
Serie: SN74LVTH240 (12)
Herstellerklassifikation
- Semiconductors > Logic > Buffer/Driver/Transceiver > Inverting Buffer/Driver