Datasheet Texas Instruments SN74LVTH16240DLG4 — Datenblatt
Hersteller | Texas Instruments |
Serie | SN74LVTH16240 |
Artikelnummer | SN74LVTH16240DLG4 |
3,3-V-ABT-16-Bit-Puffer / -Treiber mit 3-Zustands-Ausgängen 48-SSOP -40 bis 85
Datenblätter
SN54LVTH16240, SN74LVTH16240 datasheet
PDF, 347 Kb, Revision: D, Datei veröffentlicht: Dec 1, 2006
Auszug aus dem Dokument
Preise
Status
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | No |
Verpackung
Pin | 48 |
Package Type | DL |
Industry STD Term | SSOP |
JEDEC Code | R-PDSO-G |
Package QTY | 25 |
Carrier | TUBE |
Device Marking | LVTH16240 |
Width (mm) | 7.49 |
Length (mm) | 15.88 |
Thickness (mm) | 2.59 |
Pitch (mm) | .635 |
Max Height (mm) | 2.79 |
Mechanical Data | Herunterladen |
Parameter
Bits | 16 |
F @ Nom Voltage(Max) | 160 Mhz |
ICC @ Nom Voltage(Max) | 0.005 mA |
Operating Temperature Range | -40 to 85 C |
Output Drive (IOL/IOH)(Max) | -32/64 mA |
Package Group | SSOP |
Package Size: mm2:W x L | 48SSOP: 164 mm2: 10.35 x 15.88(SSOP) PKG |
Rating | Catalog |
Schmitt Trigger | No |
Technology Family | LVT |
VCC(Max) | 3.6 V |
VCC(Min) | 2.7 V |
Voltage(Nom) | 3.3 V |
tpd @ Nom Voltage(Max) | 4 ns |
Öko-Plan
RoHS | Compliant |
Anwendungshinweise
- LVT Family Characteristics (Rev. A)PDF, 98 Kb, Revision: A, Datei veröffentlicht: Mar 1, 1998
To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti - LVT-to-LVTH ConversionPDF, 84 Kb, Datei veröffentlicht: Dec 8, 1998
Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed. - Bus-Hold CircuitPDF, 418 Kb, Datei veröffentlicht: Feb 5, 2001
When designing systems that include CMOS devices, designers must pay special attention to the operating condition in which all of the bus drivers are in an inactive, high-impedance condition (3-state). Unless special measures are taken, this condition can lead to undefined levels and, thus, to a significant increase in the device?s power dissipation. In extreme cases, this leads to oscillation of
Modellreihe
Serie: SN74LVTH16240 (5)
- SN74LVTH16240DGGR SN74LVTH16240DL SN74LVTH16240DLG4 SN74LVTH16240DLR SN74LVTH16240DLRG4
Herstellerklassifikation
- Semiconductors > Logic > Buffer/Driver/Transceiver > Inverting Buffer/Driver