Datasheet Texas Instruments TMS320C6657CZH8 — Datenblatt
Hersteller | Texas Instruments |
Serie | TMS320C6657 |
Artikelnummer | TMS320C6657CZH8 |
Digitaler Fest- und Gleitkomma-Signalprozessor 625-FCBGA 0 bis 85
Datenblätter
TMS320C6655 and TMS320C6657 Fixed and Floating-Point Digital Signal Processor datasheet
PDF, 1.8 Mb, Revision: C, Datei veröffentlicht: May 19, 2016
Auszug aus dem Dokument
Preise
Status
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | No |
Verpackung
Pin | 625 | 625 | 625 |
Package Type | CZH | CZH | CZH |
Package QTY | 1 | 1 | 1 |
Carrier | JEDEC TRAY (5+1) | JEDEC TRAY (5+1) | JEDEC TRAY (5+1) |
Device Marking | 850MHZ | @2012 TI | TMS320C6657CZH |
Width (mm) | 21 | 21 | 21 |
Length (mm) | 21 | 21 | 21 |
Thickness (mm) | 2.42 | 2.42 | 2.42 |
Mechanical Data | Herunterladen | Herunterladen | Herunterladen |
Parameter
Applications | Avionics & Defense,Communications,Machine Vision |
DRAM | DDR3 |
DSP | 2 C66x |
DSP MHz | 1000,1250 Max. |
EMAC | 10/100/1000 |
GFLOPS | 32,40 |
Hardware Accelerators | VCP2,TCP3d |
On-Chip L2 Cache | 2048 KB |
Operating Temperature Range | -40 to 100,0 to 85 C |
Other On-Chip Memory | 1024 KB |
PCI/PCIe | 2 PCIe Gen2 |
Package Size: mm2:W x L | See datasheet (FCBGA) PKG |
Rating | Catalog |
Serial I/O | Hyperlink,I2C,RapidIO,SPI,TSIP,UART |
Serial RapidIO | 1 (four lanes) |
Total On-Chip Memory | 3200 KB |
Öko-Plan
RoHS | Compliant |
Design Kits und Evaluierungsmodule
- Evaluation Modules & Boards: TMDSEVM6657
TMS320C6657 Lite Evaluation Modules
Lifecycle Status: Active (Recommended for new designs) - JTAG Emulators/ Analyzers: TMDSEMU200-U
XDS200 USB Debug Probe
Lifecycle Status: Active (Recommended for new designs) - JTAG Emulators/ Analyzers: TMDSEMU560V2STM-UE
XDS560v2 System Trace USB & Ethernet Debug Probe
Lifecycle Status: Active (Recommended for new designs) - JTAG Emulators/ Analyzers: TMDSEMU560V2STM-U
XDS560v2 System Trace USB Debug Probe
Lifecycle Status: Active (Recommended for new designs)
Anwendungshinweise
- PCI Express (PCIe) Resource Wiki for Keystone Devices (Rev. A)PDF, 57 Kb, Revision: A, Datei veröffentlicht: May 19, 2017
- Keystone NDK FAQPDF, 54 Kb, Datei veröffentlicht: Oct 3, 2016
This document is a collection of frequently asked questions (FAQ) on running the NDK examples on the KeyStoneв„ў family of devices. - TI Keystone DSP Hyperlink SerDes IBIS-AMI ModelsPDF, 3.2 Mb, Datei veröffentlicht: Oct 9, 2014
This document describes the organization, structure, and proper usage of the TI serializer and deserializer (SerDes) IBIS-AMI models for Keystone DSP Hyperlink interface. - TI Keystone DSP PCIe SerDes IBIS-AMI ModelsPDF, 4.8 Mb, Datei veröffentlicht: Oct 9, 2014
This document describes the organization, structure, and proper usage of the TI serializer and deserializer (SerDes) IBIS-AMI models for Keystone DSP PCIe interface. - SerDes Implementation Guidelines for KeyStone I DevicesPDF, 590 Kb, Datei veröffentlicht: Oct 31, 2012
The goal of KeyStone I SerDes collateral material is to make system implementation easier for the customer by providing the system solution. For these SerDes-based interfaces, it is not assumed that the system designer is familiar with the industry specifications, SerDes technology, or RF/microwave PCB design. However, it is still expected that the PCB design work will be supervised by a knowledge - Hardware Design Guide for KeyStone Devices (Rev. C)PDF, 1.7 Mb, Revision: C, Datei veröffentlicht: Sep 15, 2013
- KeyStone I DDR3 Initialization (Rev. E)PDF, 114 Kb, Revision: E, Datei veröffentlicht: Oct 28, 2016
The initialization of the DDR3 DRAM controller on KeyStone I DSPs is straightforward as long as the proper steps are followed. However, if some steps are omitted or if some sequence-sensitive steps are implemented in the wrong order, DDR3 operation will be unpredictable.All DDR3 initialization routines must contain the basic register writes to configure the memory controller within the DSP - TMS320C66x DSP Generation of Devices (Rev. A)PDF, 245 Kb, Revision: A, Datei veröffentlicht: Apr 25, 2011
- AN-1281 Bumped Die (Flip Chip) Packages (Rev. A)PDF, 2.2 Mb, Revision: A, Datei veröffentlicht: May 1, 2004
Application Note 1281 Bumped Die (Flip Chip) Packages - SERDES Link Commissioning on KeyStone I and II DevicesPDF, 138 Kb, Datei veröffentlicht: Apr 13, 2016
The serializer-deserializer (SerDes) performs serial-to-parallel conversions on data received from a peripheral device and parallel-to-serial conversion on data received from the CPU. This application report explains the SerDes transmit and receive parameters tuning, tools and some debug techniques for TI Keystone I and Keystone II devices. - PCIe Use Cases for KeyStone DevicesPDF, 320 Kb, Datei veröffentlicht: Dec 13, 2011
- Clocking Design Guide for KeyStone DevicesPDF, 1.5 Mb, Datei veröffentlicht: Nov 9, 2010
- Optimizing Loops on the C66x DSPPDF, 585 Kb, Datei veröffentlicht: Nov 9, 2010
- The C6000 Embedded Application Binary Interface Migration Guide (Rev. A)PDF, 20 Kb, Revision: A, Datei veröffentlicht: Nov 10, 2010
The C6000 compiler tools support a new ELF-based ABI named EABI. Prior to this time, the compiler only supported a single ABI, which is now named COFF ABI. The following compelling best-in-class features are available under the C6000 EABI:GeneralZero-init globals: “int gvar;” gets set to 0 before main runs.Dynamic linking: Add code to a running system.Native ROM - DDR3 Design Requirements for KeyStone Devices (Rev. B)PDF, 582 Kb, Revision: B, Datei veröffentlicht: Jun 5, 2014
- Multicore Programming Guide (Rev. B)PDF, 1.8 Mb, Revision: B, Datei veröffentlicht: Aug 29, 2012
As application complexity continues to grow, we have reached a limit on increasing performance by merely scaling clock speed. To meet the ever-increasing processing demand, modern System-On-Chip solutions contain multiple processing cores. The dilemma is how to map applications to multicore devices. In this paper, we present a programming methodology for converting applications to run on multicore - Processor SDK RTOS Audio Benchmark Starter KitPDF, 530 Kb, Datei veröffentlicht: Apr 12, 2017
The TI TMS320C6000в„ў Digital Signal Processors (DSPs) have many architectural advantages that make them ideal for computation-intensive real-time applications that are commonly used in audio processing application. This application notes describes Audio Benchmark Starterkit software that is intended to provide an easy and quick way to benchmark key audio functions on C66x and C674x DSP device - TI DSP BenchmarkingPDF, 62 Kb, Datei veröffentlicht: Jan 13, 2016
This application report provides benchmarks for the C674x DSP core, the C66x DSP core and the ARMВ®CortexВ®-A15 core. This document also shows how to reproduce these benchmarks on specific hardware platforms. - Plastic Ball Grid Array [PBGA] Application Note (Rev. B)PDF, 1.6 Mb, Revision: B, Datei veröffentlicht: Aug 13, 2015
Modellreihe
Serie: TMS320C6657 (7)
Herstellerklassifikation
- Semiconductors > Processors > Digital Signal Processors > C6000 DSP > C66x DSP